北 京:(010)51292078 上 海:(021)51875830
西 安:(029)86699670 南 京:(025)68662821
成 都:(028)68802075 武 汉:(027)50767718
广 州:(020)61137349 深 圳:(0755)61280252

课程表 联系我 在线聊 报名 付款 我们 QQ聊 切换宽屏
嵌入式OS--4G手机操作系统
嵌入式硬件设计
Altium Designer Layout高速硬件设计
开发语言/数据库/软硬件测试
芯片设计/大规模集成电路VLSI
其他类
WEB在线客服
南京WEB在线客服
武汉WEB在线客服
西安WEB在线客服
广州WEB在线客服
点击这里给我发消息  
QQ客服一
点击这里给我发消息  
QQ客服二
点击这里给我发消息
QQ客服三
公益培训通知与资料下载
企业招聘与人才推荐(免费)

合作企业最新人才需求公告

◆招人、应聘、人才合作
请访问曙海旗下网站---

电子人才网
www.morning-sea.com.cn
合作伙伴与授权机构
现代化的多媒体教室
曙海科技招聘启示
曙海动态
邮件列表
 
 
  FPGA设计执行培训课程
   班.级.规.模.及.环.境
       为了保证培训效果,增加互动环节,我们坚持小班授课,每期报名人数限5人,多余人员安排到下一期进行。
   上课时间和地点
上课地点:【上海】:同济大学(沪西)/新城金郡商务楼(11号线白银路站) 【深圳分部】:深圳大学成教院/ 电影大厦(地铁一号线大剧院站)【北京分部】:福鑫大楼/北京中山 【武汉分部】:佳源大厦(高新二路) 【南京分部】:金港大厦(和燕路) 【成都分部】:领馆区1号(中和大道)
最近开课时间(连续班/周末班/晚班)
FPGA设计执行培训课程:即将开课,详情请咨询客服。(请抓紧报名)
   实验设备
     ◆课时: 共6天,36学时

        
        ☆合格学员免费颁发相关资格证书,提升您的职业资质
        作为最早专注于嵌入式培训的专业机构,曙海嵌入式提供的证书得到本行业的广泛认
        可,学员的能力得到大家的认同

        ☆合格学员免费推荐工作
        ★实验设备请点击这儿查看★
   .最.新.优.惠.
       ◆在读学生凭学生证,可优惠500元。
   .质.量.保.障.

        1、培训过程中,如有部分内容理解不透或消化不好,可免费在以后培训班中重听;
        2、课程完成后,授课老师留给学员手机和Email,保障培训效果,免费提供半年的技术支持。
        3、培训合格学员可享受免费推荐就业机会。

  FPGA设计执行培训课程
培训方式以讲课和实验穿插进行

课.程.描.述 :

第一阶段 Advanced FPGA Synthesis using Synplify Pro & Synplify Premier

Overview
This course first introduces new users to the Synplify Pro and Synplify Premier tools. Designers can take this course at their own pace and enjoy the online version of this class. Comprehensive notes complete the information displayed on each page. This course is powered by Vitalect.

Objectives
The course will familiarize new students with the FPGA design flow utilizing features of the Synplify Pro product, enabling them to actively create designs using the Synplify Pro product. The course then expands on these concepts to focus on complex design techniques, debugging and high-performance design, as well as physical synthesis.

Audience Profile
Designers who wish to maximize the performance of their designs, or learn more powerful design techniques using the Synplify Pro and Synplify Premier tools.

Prerequisites
Knowledge of logic synthesis and FPGA technologies.

Course Outline
  • Getting Started
  • Timing Optimizations
  • Design Analysis and Debugging
  • Handling IPs
  • Xilinx Specific Topics
  • Altera Specific Topics
  • Actel Specific Topics
  • Lattice Specific Topics
  • Synplify Premier Physical Synthesis For Xilinx
  • Synplify Premier Design Planner for Xilinx
  • Synplify Premier Physical Synthesis for Altera

第二阶段 Advanced FPGA Debugging with the Identify Tool?

Overview
This course introduces concepts on full-speed hardware debugging using the Identify toolset which provides an embedded HDL analyzer with debug access at the RTL level similar to an RTL simulator. Designers can take this course at their own pace and enjoy the online version of this class. Comprehensive notes complete the information displayed on each page. This course is powered by Vitalect.

Objectives
The course focuses on understanding concepts on instrumenting the design and using the Identify product to successfully verify the functionality of hardware.

Course Outline

  • Identify Instrumentor
  • IICE
  • Identify Debugger
  • Advanced Debugging

第三阶段 Asic Prototyping with the Certify? Tool?

Overview
This course introduces concepts on ASIC prototyping using the Certify ASIC Prototyping tool. Designers can take this course at their own pace and enjoy the online version of this class. Comprehensive notes complete the information displayed on each page. This course is powered by Vitalect.

Objectives
The focus will be on understanding concepts on RTL-level partitioning, and using the Certify product to create a successfully partitioned design. Students will learn:
  • Certify Product Concepts
  • Understanding the Certify UI
  • Specification of Prototype Board Descriptions
  • Partitioning to FPGA Devices

Course Outline

  • Project Management
  • RTL Prototyping Concepts
  • Defining a Board Description File
  • Quick Partitioning Technology
  • Advanced Partitioning Tools
  • Area Estimation
  • Creating a Successful Partition
  • Hierarchical Systems
  • Debug Insertion Features
  • Performing Pin Assignment
  • MultiPoint? Synthesis Flow

第四阶段 Advanced Algorithm Implementation with Synphony Model Compiler

Overview
This course first introduces new users to the Synphony HLS tools. Designers can take this course at their own pace and enjoy the online version of this class. Comprehensive notes complete the information displayed on each page. This course is powered by Vitalect.

Objectives
The course will familiarize new students with the Synphony Model Compiler design flow including model creation, implementation and architectural exploration, enabling them to actively create designs using the Synphony high-level synthesis products. The course then expands on these concepts to focus on more complex modeling and implementation features.

Course Outline

  • Flow Overview
  • Signal Date Types
  • Vector Support
  • Multi-rate Modeling
  • Architectural Synthesis
  • Micro-architectural Optimizations
  • Retiming
  • Folding and Multi-Channelization
  • Advanced Features and IP Functions